# Signetics # FAST 74F1762 Memory Address Multiplexer **Product Specification** #### **Fast Products** #### **FEATURES** - Provides refresh and multiplexed row and column addresses for DRAMs - Addressing up to 4MBit DRAMs - Compatible with 74F1761 DIVC and other DRAM controllers - High-performance outputs - · High-speed address multiplexing - On-chip 11-bit refresh counter #### PRODUCT DESCRIPTION: The Signetics Memory Address Multiplexer is designed for use in very high performance dynamic RAM applications. In addition to multiplexing row and column addresses, the device also generates and multiplexes refresh addresses. Though specifically designed to be used with the 74F1761, DRAM and Interrupt Vector Controller, it may be used with any other custom or standard DRAM timing controller chip. The 'F1762 contains 22 address inputs ( $RA_0$ - $RA_{10}$ ) and ( $CA_0$ - $CA_{10}$ ), an 11-bit refresh counter, and eleven 3-to-1 multiplexers. The multiplexed row, column or refresh address is output on the eleven high-performance outputs ( $\overline{MA}_0$ - $\overline{MA}_{10}$ ). This enables direct addressing of up to 4MBit dynamic RAMs. Combined with the 'F1761, the 'F1762 provides a complete 4MBit DRAM and interrupt control solution. This solution can control dynamic RAMs with access times down to 40ns. #### **FUNCTIONAL DESCRIPTION:** Functionally, the 'F1762 Memory Address Multiplexer is quite simple. Referring to the logic diagram, the 11-bit Refresh Counter is controlled by the COUNT input, which | TYPE | TYPICAL DELAY | TYPICAL SUPPLY CURRENT (TOTAL) | |----------|---------------|--------------------------------| | N74F1762 | 5.3ns | 90mA | #### ORDERING INFORMATION | PACKAGES | COMMERCIAL RANGE<br>V <sub>CC</sub> = 5V±10%; T <sub>A</sub> = 0°C to +70°C | |-------------|-----------------------------------------------------------------------------| | Plastic DIP | N74F1762N | | PLCC 44 | N74F1762A | #### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE | PINS | DESCRIPTION | 74F(U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW | |------------------------------------|-----------------------------|-----------------------|-----------------------------| | RA <sub>0</sub> - RA <sub>10</sub> | Row address inputs | 1.0/1.0 | 20μ <b>Α</b> /0.6m <b>A</b> | | CA <sub>0</sub> - CA <sub>10</sub> | Column address inputs | 1.0/1.0 | 20μA/0.6mA | | MA <sub>0</sub> - MA <sub>10</sub> | DRAM address outputs | N/A | 15mA/20mA | | REFEN | Refresh enable input | 1.0/1.0 | 20μA/0.6mA | | MUX | Row/column select input | 1.0/1.0 | 20μA/0.6mA | | COUNT | Refresh address count input | 1.0/1.0 | 20μA/0.6mA | | MR | Refresh counter reset input | 1.0/1.0 | 20μA/0.6mA | #### NOTE: One (1.0) FAST Unit Load is defined as; 20µA in the High state and 0.6mA in the Low state. FAST Unit Loads do not correspond to DRAM Input Loads. See Functional Description for details. increments the value stored in the refresh counter on every Low to High transition. When the 'F1762 is used with the 'F1761, this pin is usually connected to the REFEN input, so that at the end of every refresh cycle, the refresh counter will be incremented. The Master Reset (MR) input clears the contents of the refresh counter, and may be used for diagnostic testing or initializing after power-up. The eleven 3-to-1 multiplexers are controlled by the MUX and REFEN inputs. When REFEN is asserted, regardless of the state of the MUX signal, the contents of the internal refresh counter are inverted and asserted at the $\overline{MA}_0$ - $\overline{MA}_{10}$ outputs. When $\overline{REFEN}$ is negated, the MUX signal controls which set of address inputs will be propagated to the outputs. With MUX Low, the Row Address inputs (RA $_0$ - $RA_{10}$ ) will be inverted and asserted at the $\overline{\text{MA}}_0$ - $\overline{\text{MA}}_{10}$ outputs. When MUX is High, the Column Addresses (CA $_0$ - CA $_{10}$ ) will be correspondingly asserted. The $\overline{\text{MA}}_0$ - $\overline{\text{MA}}_{10}$ outputs have specialized drivers to switch 70 ohm transmission lines (typical of DRAM arrays) on the incident edge, thus improving overall system performance. For more information on the driving characteristics, please refer to the DC electrical characteristics and also Signetics application note number AN218. March 1989 860 ## FAST 74F1762 #### **LOGIC DIAGRAM** #### **PIN CONFIGURATION** FAST 74F1762 #### **PIN DESCRIPTION** | evinoi | PIN | IS | | | |------------------------------------|-------------------------------------------------|-----------------------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | DIP | PLCC | TYPE | NAME AND FUNCTION | | RA <sub>0</sub> - RA <sub>10</sub> | | 43, 1, 3,<br>5, 7, 9, 14,<br>16, 18, 20,<br>22 | l | Row Address Inputs. When $\overline{REFEN}$ is negated and MUX is Low, these inputs are inverted and propogated to the $\overline{MA}_0$ - $\overline{MA}_{10}$ outputs. | | CA <sub>0</sub> - CA <sub>10</sub> | 40, 2, 4,<br>6, 8, 10,<br>13, 15, 17,<br>19, 21 | | 1 | Column Address Inputs. When $\overline{\text{REFEN}}$ is negated and MUX is High, these inputs are inverted and propogated to the $\overline{\text{MA}}_0$ - $\overline{\text{MA}}_{10}$ outputs. | | MÃ <sub>0</sub> - MA <sub>10</sub> | 35, 34, 33, | 42, 41, 40,<br>39, 38, 37,<br>32, 31, 30,<br>29, 28 | 0 | Active Low Memory Address Outputs. These outputs contain the address from either the internal refresh counter, the Row Address inputs, or the Column Address inputs depending on the state of the REFEN and MUX signal inputs. | | REFEN | 24 | 26 | l | Active Low Refresh Enable Input. When asserted, the address contained in the internal refresh counter is asserted on the $\overline{MA}_{0}$ - $\overline{MA}_{10}$ outputs. | | MUX | 25 | 27 | 1 | Row / Column Address Multiplex Input. If $\overline{REFEN}$ is High, this signal will multiplex the inverted Row or Column address inputs on the $\overline{MA}_0$ - $\overline{MA}_{10}$ outputs when it is asserted Low or High respectively. | | COUNT | 23 | 25 | ! | Refresh Counter Count Clock Input. A Low to High transition on this input will increment the internal refresh counter by one regardless of the state of REFEN input. | | MR | 22 | 24 | 1 | Active High Refresh Counter Master Reset Input. A High level on this input will reset the internal refresh counter to all zeros. | | v <sub>cc</sub> | 11 | 11, 12, 13 | | +5V ± 10% Supply input. | | GND | 31, 32 | 33, 34, 35,<br>36 | | Ground. | #### **FUNCTION TABLE** | | | INF | PUTS | OUTPUTS | COUNTER | | | |----|-------|-----|-------|---------|---------|---------|------------------| | MR | COUNT | MUX | REFEN | RA | CA | MA | COUNTER CONTENTS | | Н | X | X | x | X | X | UN* | Reset to 0 | | L | 1 | X | X | X | Х | UN* | Increment by 1 | | H | X | X | L | X | X | L | Reset to 0 | | L | x | x | L | x | × | COUNTER | Unchanged | | L | x | L | н | L | x | н | Unchanged | | L | x | L | н | Н | X | L | Unchanged | | L | X | Н | н | X | L | н | Unchanged | | L | x | Н | н | X | . н | L | Unchanged | <sup>\*</sup>The state of the outputs is dependant on the state of the MUX and REFEN inputs. The Counter is reset any time MR is High, and if MR is Low, it is incremented on every low to high transistion of COUNT. UN = Unspecified H = High level voltage L = Low level voltage X = Don't care ↑= Low-to-High transition FAST 74F1762 ### ABSOLUTE MAXIMUM RATINGS (Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.) | SYMBOL | PARAMETER | RATING | UNIT | |------------------|------------------------------------------------|--------------------------|------| | v <sub>cc</sub> | Supply voltage | -0.5 to +7.0 | V | | V <sub>IN</sub> | Input voltage | -0.5 to +7.0 | V | | IIN | Input current | -30 to +5 | mA | | V <sub>OUT</sub> | Voltage applied to output in High output state | -0.5 to +V <sub>CC</sub> | V | | I <sub>OUT</sub> | Current applied to output in Low output state | 120 | mA | | T <sub>A</sub> | Operating free-air temperature range | 0 to +70 | °C | | T <sub>STG</sub> | Storage temperature | -65 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETER | | LIMITS | | | | | |-----------------|--------------------------------------|-----|--------|-----|------|--|--| | | PARAMETER | Min | Nom | Max | TINU | | | | v <sub>cc</sub> | Supply voltage | 4.5 | 5.0 | 5.5 | | | | | V <sub>IH</sub> | High-level input voltage | 2.0 | | | | | | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | V | | | | I <sub>IK</sub> | Input clamp current | | | -18 | mA | | | | Гон | High-level output current | | | -15 | mA. | | | | loL | Low-level output current | | | 20 | mA | | | | T <sub>A</sub> | Operating free-air temperature range | 0 | | 70 | °C | | | #### DC ELECTRICAL CHARACTERISTICS | SYMBOL | PARAMETER | | TEST CONDITIONS <sup>1</sup> | | | | LIMITS | | | |-----------------------|----------------------------------------|------|------------------------------|--------------------------|---------------------|-----|------------------|------|------------------------| | | | | | | | | Typ <sup>2</sup> | Max | UNIT | | | | | V <sub>CC</sub> = MIN, | 1 - 15mA | ±10%V <sub>CC</sub> | 2.5 | 3.2 | | ٧ | | $v_OH$ | High-level output voltage <sup>3</sup> | | V <sub>IL</sub> = MAX, | | ±5%V <sub>CC</sub> | 2.7 | 3.4 | | ٧ | | | | | V <sub>IH</sub> = MIN | I <sub>OH2</sub> = -35mA | ±5%V <sub>CC</sub> | 2.4 | | | ٧ | | | | | V - NAINI | | ±10%V <sub>CC</sub> | | 0.35 | 0.5 | ٧ | | VOL | Low-level output voltage <sup>4</sup> | | V <sub>IL</sub> = MAX, | I <sub>OL</sub> = 24mA | ±5%V <sub>CC</sub> | | 0.35 | 0.5 | V | | | | | V <sub>IH</sub> = MIN | I <sub>OL2</sub> = 60mA | ±5%V <sub>CC</sub> | | 0.45 | 0.8 | ٧ | | V <sub>IK</sub> | Input clamp voltage | T | V <sub>CC</sub> = MIN, I | = I <sub>IK</sub> | | | -0.73 | -1.2 | ٧ | | <u> </u> | Low-level output voltage | | $V_{CC} = 0.0V, V_1 = 7.0V$ | | | | | 100 | μА | | I <sub>IH</sub> | High-level input current | | V <sub>CC</sub> = MAX, \ | / <sub>1</sub> = 2.7V | | | | 20 | <u>.</u><br>μ <b>A</b> | | l <sub>IL</sub> | Low-level input current | | V <sub>CC</sub> = MAX, \ | / <sub>1</sub> = 0.5V | · | | | -0.6 | mA | | 1 <sub>IL</sub><br>10 | Output current | | V <sub>CC</sub> = MAX, \ | / <sub>OUT</sub> = 2.25V | | -30 | | -120 | mA | | l <sub>cc</sub> | Supply current (total) | lacu | | | | _ | 55 | 80 | mA | | - CC | I <sub>CCL</sub> | | V <sub>CC</sub> = MAX | | | | 90 | 120 | mA | #### NOTES: - 1. For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type. All typical values are at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C. I<sub>OH2</sub> is the current necessary to guarantee a Low-to-High transition in a 70Ω transmission line. I<sub>OH2</sub> is the current necessary to guarantee a High-to-Low transition in a 70Ω transmission line. The output conditions have been chosen to produce a current that closely approximates one-half of the short circuit current, I<sub>OS</sub>. March 1989 ## FAST 74F1762 #### **AC ELECTRICAL CHARACTERISTICS** | SYMBOL | | TEST CONDITION | LIMITS | | | | | | | |--------------------------------------|------------------------------------------------------------------------------------------------|----------------|-------------------------------------------------------------------------|------------|-------------|----------------------------------------------------------------------------------------------------------------|-------------|------|--| | | PARAMETER | | $T_{A} = +25^{\circ}C$ $V_{CC} = 5V$ $C_{L} = 300pF$ $R_{L} = 70\Omega$ | | | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = 5V \pm 10\%$ $C_{L} = 300\text{pF}$ $R_{L} = 70\Omega$ | | UNIT | | | | | | Min | Тур | Max | Min | Max | | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay, MUX(1) to MA <sub>0</sub> - MA <sub>10</sub> , (column address) valid | Waveform 1 | 2.0<br>2.5 | 4.5<br>5.0 | 7.5<br>8.0 | 2.0<br>2.5 | 8.0<br>11.0 | ns | | | t <sub>PLH</sub> | Propagation delay, MUX(1) to MA <sub>0</sub> - MA <sub>10</sub> , (row address) valid | Waveform 3 | 4.0<br>2.0 | 6.5<br>4.5 | 9.5<br>7.5 | 3.0<br>2.0 | 10.5<br>7.5 | ns | | | t <sub>PLH</sub> | Propagation delay,<br>REFEN (1) to MA <sub>0</sub> - MA <sub>10</sub> | | 2.0 | 4.3<br>4.5 | 7.5<br>8.0 | 2.0<br>2.0 | 8.5<br>11.0 | ns | | | t <sub>PLH</sub> | REFEN (1) to MA <sub>0</sub> - MA <sub>10</sub><br>(refresh address) valid | Waveform 2 | 4.0<br>2.0 | 6.9<br>4.7 | 10.5<br>7.5 | 3.5<br>2.0 | 11.0<br>8.0 | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay,<br>RA <sub>0</sub> - RA <sub>10</sub> to MA <sub>0</sub> - MA <sub>10</sub> | Waveform 4 | 1.0<br>0.5 | 3.0<br>2.2 | 6.0<br>5.0 | 1.0<br>0.5 | 6.5<br>5.5 | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay, CA <sub>0</sub> - CA <sub>10</sub> to MA <sub>0</sub> - MA <sub>10</sub> | Waveform 5 | 1.0 | 3.0<br>2.2 | 6.0<br>5.0 | 1.0<br>0.5 | 6.5<br>5.5 | ns | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | COUNT (†) to $\overline{MA}_0$ - $\overline{MA}_{10}$ (refresh address) valid | Waveform 2 | 2.0 | 15.0 | 35.0 | 2.0 | 40.0 | ns | | | t <sub>PHL</sub> | Propagation delay,<br>MR(1) to MA <sub>0</sub> - MA <sub>10</sub> | Waveform 1 | 3.0 | 5.8 | 10.5 | 2.5 | 11.0 | ns | | | t <sub>w</sub> (H) | COUNT pulse width, High | Waveform 2 | 5.0 | | | 5.0 | | ns | | | t <sub>w</sub> (L) | COUNT pulse width, Low | Waveform 2 | 5.0 | | | 5.0 | † | ns | | | t <sub>w</sub> (H) | MR Pulse width | Waveform 1 | 5.0 | | | 5.0 | | ns | | | t <sub>rec</sub> | Recovery time,<br>MR (↓) to COUNT (↑) | Waveform 1 | 5.0 | | | 5.0 | | ns | | #### **AC WAVEFORMS** #### **AC WAVEFORMS** March 1989 865 #### **AC WAVEFORMS** #### **TEST CIRCUIT AND WAVEFORMS** March 1989 866