# **Signetics** # 8X01A/9401 CRC Generator/Checker **Product Specification** ### **Logic Products** #### **FEATURES** - TTL inputs/outputs - 12MHz (Max) data rate - Separate preset/reset controls - SDLC specified pattern match (8X01A only) - Automatic right justification - Pin-for-pin compatibility and functionally identical with 8X01 (8X01A only) - V<sub>CC</sub> = 5V - 14-Pin DIP # DESCRIPTION The CRC Generator/Checker (8X01A or 9401) provides error-correction capabilities for digital systems that handle serial data. The two parts differ in that the 8X01A provides Synchronous Data Link Control (SDLC). The serial data stream is divided by a selected polynomial; the remainder resulting from this algebraic process is transmitted at the end of the data stream as a Cyclic Redundancy Check Character (CRCC). At the receiving end, the same calculation is performed on the data. If the received message is error- #### PIN CONFIGURATION ## **ORDERING INFORMATION** | DESCRIPTION | ORDER CODE | |--------------------|------------| | 14-Pin Plastic DIP | N8X01A | | 14-Pin Plastic DIP | N9401N | #### **BLOCK DIAGRAM** ## **APPLICATIONS** - Floppy and other disk systems - Digital cassette and cartridge systems - Data communication systems # **CRC** Generator/Checker free, the calculated remainder should satisfy a predetermined pattern. In most cases, the remainder is zero; however, where SDLC protocols (8X01A only) are used, the correct remainder is 1111000010111000 (X<sup>0</sup> – X<sup>15</sup>). Eight polynomials are provided and any of these can be selected via a 3-bit control bus. Popular polynomials, such as CRC-16 and CCITT are implemented and the one selected can be programmed to start with all zeroes or all ones. Right justification for polynomials of degree less than 16 is automatic. # FUNCTIONAL OPERATION 8X01A and 9401 The CRC Generator/Checker circuit provides a means of detecting errors in a serial data communications environment. A binary message can be interpreted as a binary polynomial H(x). This polynomial can be divided by a generator polynomial P(x) such that H(x) = P(x) Q(x) + R(x) whereby Q(x) is the quotient and R(x) is the remainder. During transmission, the remainder is appended to the end of the message as check bits. For a given message, a unique remainder is generated. Hardware implementation of division is simply a feedback shift register with Exclusive-OR gating. Subtraction and addition in modulo 2 is implemented by the Exclusive-OR function. The number of shift register stages is equal to the degree of the divisor polynomial. The accompanying truth table defines the polynomials implemented in the CRC circuit. Each polynomial can be selected via control inputs So. S1 and S2. To generate the check bits, the data stream is entered via the Data (D) input, using the High-to-Low transition of the Clock (CP) input. This data is gated with the most significant output (Q) of the shift register which, in turn, controls the Exclusive-OR gates. The Check Word Enable (CWE) must be held High while the data is being entered. After the last data bit is entered, the CWE is brought Low and the check bits are shifted out of the register and appended to the data bits using external gating - see Check Word Generation diagram. To check an incoming message for errors, both the data and check bits are entered through the "D" input with the CWE input held High. The 8X01A, while not in the data path, monitors the message. After the last check bit is entered, in the 8X01A, the ERror output is made valid by a High-to-Low transition of CP. If no error is detected during the data transmission, all bits of the internal register are Low and the ERror output is also Low; if an error is detected, it is reflected by the bit pattern and the ERror output is High. The ERror output status remains valid until the next High-to-Low transition of CP or until initialized by the preset (P) or reset (MR) functions. The PME line must be High if the ERror output is used to indicate an all-zero result... A High level applied to the Master Reset (MR) input asynchronously clears the shift register. A Low level applied to the Preset (P) input asynchronously sets all bits to the appropriate state if the control-code inputs (So, S<sub>1</sub>, and S<sub>2</sub>) specify a 16-bit polynomial. In the case of check polynomials that are 8 or 12 bits in length, only the most significant 8 or 12 bits of the shift register are set; all remaining bits are cleared ### 8X01A ONLY For data communications using the Synchronous Data Link Control (SDLC) protocol, the 8X01A is preset to an all-ones configuration before any accumulation is done; this applies to both transmitting and receiving modes of operation. Using SDLC, the check sum shifted out of the 8X01A must be inverted. During the receiving mode, a special pattern of 1111000010111000 ( $X^0 - X^{15}$ ) is used in place of all-zeroes to check for a valid message. The Pattern Match Enable pin allows the user to select this option. If PME is Low during the last bit time of the message, the ERror output is Low providing the result matches the special pattern; if an error occurs, ER is High. ## TRUTH TABLE | SEL | ECT CC | DDE | POLYNOMIAL | REMARKS | |----------------|----------------|-----|--------------------------------------------------------|------------------------| | S <sub>2</sub> | S <sub>1</sub> | So | POLYNOMIAE | HEMANKS | | L | L | L | $X^{16} + X^{15} + X_2 + 1$ | CRC-16 | | L | L | н | X <sup>16</sup> + X <sup>14</sup> + X + 1 | CRC-16 REVERSE | | L | Н | L | $X^{16} + X^{15} + X^{13} + X^7 + X^4 + X^2 + X^1 + 1$ | | | L | Н | Н | $X^{12} + X^{11} + X^3 + X^2 + X + 1$ | CRC-12 | | Н | L | L | $X^8 + X^7 + X^5 + X^4 + X + 1$ | | | Н | L | Н | X <sup>8</sup> + 1 | LRC-8 | | Н | Н | L | $X^{16} + X^{12} + X^5 + 1$ | CRC-CCITT | | н | н | н | X <sup>16</sup> + X <sup>11</sup> + X <sup>4</sup> + 1 | CRC-CCITT RE-<br>VERSE | #### RECOMMENDED OPERATING CONDITIONS | | | | LIMITS | | | |--------|----------------|------|--------|------|------| | SYMBOL | PARAMETER | Min | Тур | Max | UNIT | | Vcc | Supply voltage | 4.75 | 5.0 | 5.25 | > | | CP | Clock input | 0 | | 12 | MHz | 3-121 December 4, 1985 # DC ELECTRICAL CHARACTERISTICS FOR 8X01A VCC(MIN) = 4.75V, VCC(MAX) = 5.25V | SYMBOL | | | | | | | |--------------------|------------------------------|-----------------------------------------------------------|-----|-------|-------|-----| | | PARAMETER | TEST CONDITIONS | Min | Тур | Max | UNI | | VIH | High-level input voltage | | 2.0 | | | > | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | ٧ | | V <sub>IC</sub> | Input clamp diode voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18mA | | -0.9 | -1.5 | ٧ | | V <sub>OH</sub> | High-level output voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -400μA | 2.7 | 3.4 | | ٧ | | V <sub>OL</sub> Lo | | V <sub>CC</sub> = Min, I <sub>OL</sub> = 4.0mA | | 0.35 | 0.4 | ٧ | | | Low-level output voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0mA | | 0.45 | 0.5 | ٧ | | liL | Low-level input current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.4V | | -0.22 | -0.36 | m/ | | l <sub>iH</sub> | High-level input current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | | 20 | μΑ | | l <sub>IH</sub> | Max input current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 7V | | | 0.1 | m/ | | los | Short-circuit output current | V <sub>CC</sub> = Max, V <sub>OUT</sub> = 0V <sup>1</sup> | -10 | | -42 | mA | | lcc | Supply current | V <sub>CC</sub> = Max, inputs open | | 60 | 110 | m/ | # DC ELECTRICAL CHARACTERISTICS FOR 9401 V<sub>CC(MIN)</sub> = 4.75V, V<sub>CC(MAX)</sub> = 5.25V | SYMBOL PARAMETER | · | | | | | | |------------------------------------------|------------------------------------------------|-----------------------------------------------------------|------|-------|-------|----| | | TEST CONDITIONS1 | Min | Тур | Max | UNIT | | | V <sub>IH</sub> | High-level input voltage | Guar. input High-voltage | 2.0 | | | ٧ | | V <sub>IL</sub> | Low-level input voltage | Guar. input Low-voltage | | | 0.8 | ٧ | | V <sub>IC</sub> | Input clamp diode voltage | V <sub>CC</sub> = Min, I <sub>IN</sub> = -18mA | | -0.9 | -1.5 | ٧ | | V <sub>OH</sub> | High-level output voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -400μA | 2.4 | 3.4 | | ٧ | | V <sub>OL</sub> Low-level output voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 4.0mA | | 0.35 | 0.4 | ٧ | | | | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0mA | | 0.45 | 0.5 | ٧ | | | կլ | Low-level input current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 0.4V | | -0.22 | -0.36 | mΑ | | | | V <sub>CC</sub> = Max, V <sub>IN</sub> = 2.7V | | 1.0 | 40 | μΑ | | I <sub>IH</sub> High-level input current | V <sub>CC</sub> = Max, V <sub>IN</sub> = 5.5V | | | 1.0 | mA | | | los | Short-circuit output current | V <sub>CC</sub> = Max, V <sub>OUT</sub> = 0V <sup>1</sup> | -15 | | -100 | mA | | loc | Supply current | V <sub>CC</sub> = Max, inputs open | | 70 | 110 | m/ | #### NOTE: <sup>1.</sup> No more than one output should be shorted at a time. # 8X01A/9401 # AC ELECTRICAL CHARACTERISTICS FOR 8X01A $V_{\rm CC}$ = 5V, $T_{\rm A}$ = +25°C | SYMBOL | PARAMETER | FROM | то | TEST | LIMITS | | | | |-------------------------------------|--------------------------------|--------------|-----------------|--------------------------|--------|-----|-----|------| | | | | | CONDITIONS | Min | Тур | Max | UNIT | | fMAX | Max clock frequency | | | | 12 | | | MHz | | tw — CP(L) | Clock Low pulse width | | | See Figure 2 | 35 | | | ns | | t <sub>W</sub> — ₱(L) | Preset Low pulse width | | | See Figure 3 | 35 | | | ns | | t <sub>W</sub> — MR(H) | Master reset High pulse width | | | See Figure 4 | 35 | | | ns | | ts — D | Setup time | Data | Clock | | 55 | | | ns | | ts — CWE(L) | Setup time | CWE | Clock | See Figure 5 | 55 | | | ns | | tH-D & CWE | Hold time | Data & CWE | Clock | | 0 | | | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | PRESET | Data output | See Figures<br>1, 2, & 3 | | | 55 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | Master reset | Data<br>output | See Figure 4 | | | 55 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | PRESET | Error<br>output | See Figure 3 | | | 55 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | Master reset | Error<br>output | See Figure 4 | | | 55 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | CP | Data output | See Figure 2 | | | 55 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | CP | Error<br>output | See Figure 2 | | | 55 | ns | | tREC | Recovery time | Preset, MR | Clock | See Fig. 3 & 4 | 35 | 1 | | ns | # AC ELECTRICAL CHARACTERISTICS FOR 9401 $V_{CC}$ = 5V, $T_A$ = +25°C | SYMBOL | PARAMETER | FROM | то | TEST<br>CONDITIONS | LIMITS | | | | |-------------------------------------|--------------------------------|--------------|-----------------|--------------------------|--------|-----|-----|------| | | | | | | Min | Тур | Max | UNIT | | f <sub>MAX</sub> | Max clock frequency | | | | 12 | 20 | | MH: | | tw — CP(L) | Clock Low pulse width | | | See Figure 2 | 35 | | | ns | | t <sub>W</sub> — P(L) | Preset Low pulse width | | | See Figure 3 | 40 | 30 | | ns | | tw — MR(H) | Master reset High pulse width | | | See Figure 4 | 35 | 25 | | ns | | ts-D | Setup time | Data | Clock | | 55 | 35 | | ns | | ts CWE | Setup time | CWE | Clock | See Figure 5 | 55 | 35 | | ns | | tH-D & CWE | Hold time | Data & CWE | Clock | | 0 - | -8 | | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | PRESET | Data<br>output | See Figures<br>1, 2, & 3 | | 40 | 60 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | Master reset | Data output | See Figure 4 | | 30 | 55 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | PRESET | Error<br>output | See Figure 3 | | 40 | 60 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | Master reset | Error<br>output | See Figure 4 | | 40 | 60 | ns | | t <sub>PLH</sub> , t <sub>PHL</sub> | Low-to-High and<br>High-to-Low | CP | Data output | See Figure 2 | | 30 | 55 | ns | | tpLH, tpHL | Low-to-High and<br>High-to-Low | CP | Error<br>output | See Figure 2 | · | 40 | 60 | ns | | t <sub>REC</sub> | Recovery time | Preset, MR | Clock | See Fig. 3 & 4 | 35 | 25 | | กร | ## **TEST CIRCUIT** ### INPUT/OUTPUT STRUCTURES December 4, 1985 3-124