# SIEMENS # PEB 2040 Memory Time Switch (MTS) - Time/Space Switch for 2.048 MHz and 8.192 MHz PCM Systems - Different Kinds of Operation Modes (2 Mbit/s, 8 Mbit/s or Mixed Mode) - 16 Input PCM Lines and Speech Memory for all 512 Subscribers On-Chip - Connection Memory for 256 Channels of 8 Output Lines On-Chip - Non-Blocking Time Switch with 16/16 PCM Lines can be Built with Two Devices - μP-Interface for Writing and Reading the Connection Memory - Delay Between Input and Output Lines Selectable - Tristate for Further Expansion or Hot Standby - Advanced NMOS Technology - Single +5V Power Supply - NMOS - · All types of switching systems - Complete switch in PCM PABX for up to 512 subscribers with only two devices - Concentrator function - Frequency-transforming interface between 2 MHz and 8 MHz PCM systems - 16/16 space switch for 8 MHz PCM systems The Siemens memory time switch PEB 2040 is a monolithic NMOS circuit with speech and connection memory on-chip. It connects any of 512 incoming PCM channels to any of 256 outgoing PCM channels. Two chips give a non-blocking 512 channel switch. Block diagrams of 2 PCM systems using the PEB 2040 are shown in Figure 1. Inputs and outputs are TTL-compatible. ## **Pin Definitions** | Pin | Symbol | Function | |---------------------------------------------------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>SS</sub> | Ground (0V) | | 2 | SP | Synchronous pulse (8 kHz); rising edge for input counter, falling edge for output counter; difference between rising and falling edge should be $\Delta=(2+N\times4)$ t <sub>CLK</sub> ( $N=0-255$ ); rising edge synchronous with the incoming frames; output frame starts 2 clock pulses before the falling edge. | | 3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15 | IN 1 IN 0 IN 5 IN 4 IN 9 IN 8 IN 13 IN 12 IN 14 IN 15 IN 16 IN 17 | PCM Input Port 1 PCM Input Port 0 PCM Input Port 5 PCM Input Port 4 PCM Input Port 9 PCM Input Port 8 PCM Input Port 13 PCM Input Port 12 PCM Input Port 14 PCM Input Port 15 PCM Input Port 15 PCM Input Port 10 PCM Input Port 11 PCM Input Port 11 PCM Input Port 17 | | 17<br>18 | IN 2<br>IN 3 | PCM Input Port 2 PCM Input Port 3 | | 19 | A 0* | <del></del> | | 20<br>21<br>22<br>23 | CS*<br>V <sub>DD</sub><br>RD*<br>WB* | Address 0, for separating different modes of the control words Chip Select Supply Voltage $\pm$ 5V $\pm$ 5% Read Pulse Write Pulse | | 24<br>25<br>26<br>27<br>28<br>29<br>30<br>31 | DB 0* DB 1* DB 2* DB 3* DB 4* DB 5* DB 6* DB 7* | DATA Bus 0 DATA Bus 1 DATA Bus 2 DATA Bus 3 DATA Bus 4 DATA Bus 5 DATA Bus 5 DATA Bus 6 DATA Bus 7 | | 32<br>33<br>34<br>35<br>36<br>37<br>38<br>39 | OUT 7<br>OUT 6<br>OUT 5<br>OUT 4<br>OUT 3<br>OUT 2<br>OUT 1<br>OUT 0 | PCM Output Port 7 PCM Output Port 6 PCM Output Port 5 PCM Output Port 4 PCM Output Port 3 PCM Output Port 2 PCM Output Port 1 PCM Output Port 1 PCM Output Port 0 | | 40 | CLK | Clock pulse 8.192 MHz, duty cycle 50% | <sup>\*</sup>µP-controlled interface Figure 1 a. Non-Blocking 512 Channel Switch. b. Non-Blocking 1022 Channel Switch. ## Functional Description of MTS 16/8 The PEB 2040 is a memory time switch module which has the ability to connect any of the 512 PCM channels of 16 incoming PCM lines to any of the 256 PCM channels of 8 output lines. A block diagram of the main components is shown in Figure 2. The PCM information of a complete frame is stored in the 4K speech memory SM. That means that all 512 8-bit words are written into a fixed position of the SM. This is controlled by the input counter every 125 $\mu$ s. The words are read by a random access with an address that is stored in a connection memory CM for each of the 256 output channels. The access to the CM is controlled by the output counter. To realize a connection the SM address and the CM address must be written into the PEB 2040 via a $\mu P$ interface. The SM address contains the time slots and line numbers of the incoming PCM words. The CM address consists of the time slots and line numbers of the output words. Figure 2 ## **Operation Modes** The PEB 2040 can be connected to 2.048 Mbit/s and 8.192 Mbit/s PCM lines. The operation mode is selected by the mode bits, where MI 0 and MI 1 define the bit rate of the input lines and, independently, MO 0 and MO 1 that of the output lines. The corresponding input and output addresses are defined below. The mode MI 0 = MI 1 = 1 is only for space-switch application. Input Configuration Table | | MI 0 = 0, MI 1 = 0 | MI 0 = 1, MI 1 = 0 | MI 0 = 0, MI 1 = 1 | MI 0 = 1, MI 1 = 1 | |-----|--------------------|--------------------|----------------------|--------------------| | Pin | 16 x 2 Mbit/s | 4 x 8 Mbit/s | 8 x 2 + 2 x 8 Mbit/s | 16 x 8 Mbit/s | | 3 | IN 1 | | | 1 | | 4 | IN 0 | | IN 0 | 0 | | 5 | IN 5 | | | 5 | | 6 | IN 4 | | IN 4 | 4 | | 7 | IN 9 | | | 9 | | 8 | IN 8 | | IN 8 | 8 | | 9 | IN 13 | IN 1 | IN 1 | 13 | | 10 | IN 12 | IN 0 | IN 12 | 12 | | 11 | IN 14 | IN 2 | IN 14 | 14 | | 12 | IN 15 | IN 3 | IN 3 | 15 | | 13 | IN 10 | | IN 10 | 10 | | 14 | IN 11 | | | 11 | | 15 | IN 6 | | IN 6 | 6 | | 16 | IN 7 | ĺ | | 7 | | 17 | IN 2 | | IN 2 | 2 | | 18 | I IN 3 | | | 3 | **Output Configuration** | D:- | MO 0 = 0, MO 1 = 0 | MO 0 = 1, MO 1 = 0 | MO 0 = 0, MO 1 = 1 | | | |-----|--------------------|--------------------|----------------------------|--|--| | Pin | 8 x 2 Mbit/s | 2 x 4 Mbit/s | 8 x 2 + 4 x 2/1 x 8 Mbit/s | | | | 32 | OUT 7 | | OUT 7 | | | | 33 | OUT 6 | | | | | | 34 | OUT 5 | | OUT 5 | | | | 35 | OUT 4 | [ | | | | | 36 | OUT 3 | | OUT 3 | | | | 37 | OUT 2 | | | | | | 38 | OUT 1 | OUT 1 | OUT 1 | | | | 39 | OUT 0 | OUT 0 | OUT 0 | | | #### **PCM Interface** Control signals: Clock: CLK $f_{CLK} = 8.192 \text{ MHz}, t_r, t_f \leq 10 \text{ ns}$ Synchronous pulse: SP $f_{CLK} = 8.000$ kHz defines the PCM frame with 1024 clock pulses $t_r$ , $t_f \le 10$ ns PCM input: IN 0 - IN 15 for 2 or 8 Mbit/s organized as 32 words of 8 bits or 128 words of 8 bits within a frame. The frame for all input lines starts with the rising edge of the SP signal. PCM output: OUT 0 - OUT 7 for 2 or 8 Mbit/s. The frame for all output lines is controlled by the falling edge of the SP signal. The difference between the rising and the falling edge of the SP signal should be $\Delta=(2+N\times4)~t_{CLK},~0\le255$ (fixed at space switch application: $\Delta=(2+70\times4)~t_{CLK}=282~t_{CLK},~N=70).$ N defines the delay of the output frame counted in 2 MHz bit steps relative to the input frame, as shown in the timing diagram. The outputs have tristate capability. Timing with $f_{CLK} = 8.192 \text{ MHz}$ | | OLIV | | | |------------------|------|-----|-------| | Symbol | Min | Max | Units | | tss | 15 | 105 | ns | | ts 2 | 5 | | ns | | t <sub>H2</sub> | 30 | | ns | | ts 8 | 5 | | ns | | t <sub>H 8</sub> | 39 | | ns | | t <sub>D</sub> | | 40 | ns | Clock Timing | Symbol | Min | Max | Units | |---------------------------------|-----|-----------------------|-------| | tCLK | 120 | | ns | | t <sub>r</sub> , t <sub>f</sub> | | 10 | ns | | tCPW | 57 | t <sub>CLK</sub> - 57 | ns | | tcpc | 48 | 55 | % | at $C_L = 200 pF$ $\mu$ P interface DB0 - DB 7, $\overline{RD}$ , $\overline{WR}$ , $\overline{CS}$ , A0 Commands for access to the connection memory, selected by A 0 = 1. All commands have a three-byte structure and must be executed completely. | DB 7 | | | | | | | DB 0 | | | | |------|--------------------|----|----|--------------------------------------|----|----|------|---------------------------|--|--| | Х | X X K1 K0 X X X SE | | | | | Х | S8 | Key word | | | | S7 | S6 | S5 | S4 | S4 S3 S2 S1 S0 Speech Memory Address | | | | | | | | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | C0 | Connection Memory Address | | | | Keyword | | | | | | | |---------|----|--|--|--|--|--| | K1 | КО | | | | | | | 1 | 0 | | | | | | | 0 | 1 | | | | | | | 0 | 0 | | | | | | Write connection memory Write connection memory, with check bytes Read connection memory S8 | <b>S</b> 7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | |------------|----|----|----|----|----|----|----| | | | | | | | | | Speech memory address, stored in the connection memory | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | CO | |----|----|----|----|----|----|----|----| ## Connection memory address The speech memory address contains the time slots and line numbers of the incoming PCM words. The connection memory address consists of the time slots and line numbers of the output words with the following coordination. 2 Mbit/s input lines bit 0 to 3 line number bit 4 to 8 time slot number 8 Mbit/s input lines bit 0 to 1 line number bit 2 to 8 time slot number 2 Mbit/s output lines bit 0 to 2 line number bit 3 to 7 time slot number 8 Mbit/s output lines line number bit 0 bit 1 to 7 time slot number 4-32 #### Example Time slot 7 of the coming 2 Mbit/s line no. 9 shall be switched to time slot 126 of the output line no. 1 of an 8 Mbit/s system without check byte: For Space-Switch Application with Mi O = 1, Mi 1 = 1; MO 0 = 1, MO 1 = 0 8 Mbit/s input lines bit 0 to 3 line number bit 4 to 8 the lower 5 bits of the time slot number 8 Mbit/s output lines bit 0 line number bit 1 to 7 time slot number The difference between the rising and the falling edge of the SP is fixed: N = 70, $$\Delta$$ = (2 + 70 $\times$ 4) $t_{CLK}$ = 282 $t_{CLK}$ The selection of 128 input time slots is possible by writing the connection memory (CM) as shown below. In CM address 00–3F $$\rightarrow$$ S8–S4 (SM addr.) means TS 0–TS 31 In CM address 40–7F $\rightarrow$ S8–S4 (SM addr.) means TS 32–TS 63 In CM address 80–BF $\rightarrow$ S8–S4 (SM addr.) means TS 64–TS 95 In CM address C0–FF $\rightarrow$ S8–S4 (SM addr.) means TS 96–TS 127 #### 3 Examples: | | C7 | C0 | | |-------------------|----------|----|----------------------| | CM address = 3F | 0011111 | 1 | output line 1, TS 31 | | SM address = 1 FA | 11111101 | 0 | input line 10, TS 31 | | | S8 | S0 | | | | C7 | C0 | | | CM address = 7F | 0111111 | 1 | output line 1, TS 31 | | SM address = 1 FA | 11111101 | 0 | input line 10, TS 63 | | | S8 | S0 | | | | C7 | C0 | | | CM address = C0 | 1100000 | 00 | output line 0, TS 96 | | SM address = 008 | 00000100 | 00 | input line 8, TS 96 | | | S8 | S0 | | ### **Write Connection Memory** | Х | Х | 1 | 0 | Х | Х | х | S8 | 1 | | |----|----|----|----|----|----|----|----|---|------------| | S7 | S6 | S5 | S4 | S3 | S2 | S1 | S0 | | <b>A</b> 0 | | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | CO | J | | $$A0 = 1, \overline{WR} = 0, \overline{CS} = 0$$ Stores S8-S0 into the connection memory addressed with C7-C0. #### Write Connection Memory with check bytes desired | Х | Х | 0 | 1 | Х | Х | Х | S8 | | |------------|----|----|----|----|----|----|----|--| | <b>S</b> 7 | S6 | S5 | S4 | S3 | S2 | S1 | SO | | | C7 | C6 | C5 | C4 | СЗ | C2 | C1 | CO | | $$A0 = 1, \overline{WR} = 0, \overline{CS} = 0$$ Stores S8-S0 into the connection memory addressed with C7-C0. $$A0 = 1, \overline{RD} = 0, \overline{CS} = 0$$ S8-S0 have been overwritten by the connection memory in the next frame after writing the connection memory. #### **Read Connection Memory** $$A0 = 1$$ , $\overline{WR} = 0$ , $\overline{CS} = 0$ Overwrites S8-S0 with the connection memory address C7-C0, and can be read with the following sequence. $$A0 = 1, \overline{RD} = 0, \overline{CS} = 0$$ #### Mode/Status selected A0 = 0 | Status | 3 | $A0 = 0$ , $\overline{RD} = 0$ , $(\overline{WR} = 1)$ , $\overline{CS} = 1$ | | | | | | | | |--------|---|------------------------------------------------------------------------------|----|---|---|---|-----|--|--| | DB7 | | | | | | | DB0 | | | | В | Z | Х | RY | 0 | 0 | 0 | 0 | | | B = 1 Chip busy during command execution Z = 1 Incomplete command instruction RY = 1 Mode register blocked (after power-on) #### **Power-on Tristate** SB is set by power-on or by write mode register. SB is reset by write mode register. Write mode register is blocked at most seven frames after power-on During that time RY in the status register is set to 1 SP and CLK should be applied immediately after power-on. R = Reset TE = Tristate R = 0 Reset = Tristate TE = 0 Mode without enable Tristate function TE = 1 Tristate dependent on code SB = Standby SB = 1 Tristate independent from code | Mi 1 | MI O | Input<br>Operation Mode | | | | | |------|------|-------------------------|--|--|--|--| | 0 | 0 | 16 x 2 Mbit/s | | | | | | 0 | 1 | 4 x 8 Mbit/s | | | | | | 1 | 0 | 2 x 8 + 8 x 2 Mbit/s | | | | | | 1 | 1 | 16 x 8 Mbit/s | |---|---|---------------| | | MO 1 | MO 0 | Output<br>Operation Mode | |---|------|------|--------------------------| | Γ | 0 | 0 | 8 x 2 Mbit/s | | 1 | 0 | 1 | 2 x 8 Mbit/s | | | 1 | 0 | 1 x 8 / 4 x 2 Mbit/s | | 0 | 1 | 2 x 8 Mbit/s | |---|---|--------------| for space-switch application only #### Reset DB7 = R The PEB 2040 can be initialized by a mode byte with R=0. This causes the complete connection memory to be overwritten with zeros. During this time the busy bit is set. #### **Tristate** DB 6 = TE, DB 4 = SB The PCM outputs of the PEB 2040 have tristate capability. SB = 1, is a standby mode. All outputs are tristated. The connection memory works in the normal mode. The chip can be activated immediately by setting SB = 0. - 2. TE = 1, (SB = 0): The output channels are tristated, if the speech memory address stored in the connection memory is S8 S0 = 0. This means that time slot 0 of line 0 is not available for any output. - TE = 0, (SB = 0): Time slot 0 of line 0 is available, but tristate is not possible. ### Operation Mode (input/output bit rate) The operation mode is selected by the mode bits, where MI 0 and MI 1 defines the bit rate of the input lines and, independently, MO 0 and MO 1 that of the output lines. The corresponding input and output addresses are given in Table 1. #### Example: | DB7 | | | | | | | DB0 | |-----|---|---|---|---|---|---|-----| | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | PCM mode: 16 x 2 Mbit/s input PCM mode: 8 x 2 Mbit/s output with tristate ## Timing of $\mu P$ Interface The "busy time" during which a command or reset instruction is executed has to be programmed with its maximum length or must be controlled via the busy bit of the status register. ## **Busy Time** | Parameter | Average | Max | Units | |--------------------------------------------------|---------|-----|-------| | Reset | 188 | 250 | μs | | Read Connection Memory | 63 | 125 | μs | | Write Connection Memory | 63 | 125 | μs | | Write Connection Memory with Check Bytes Desired | 188 | 250 | μs | ## **Absolute Maximum Ratings\*** | Supply Voltage (V <sub>DD</sub> ) | 0.3V to + 7V | |-----------------------------------------|-----------------| | Input Voltage (V <sub>I</sub> ) | 0.3V to + 7V | | Total Power Dissipation (Ptot) | 1W | | Output Power Dissipation (PO) | + 10 mW | | Operating Temperature (T <sub>A</sub> ) | 0°C to +70°C | | Storage Temperature (T <sub>sto</sub> ) | -55°C to +125°C | \*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. DC and Operating Characteristics ( $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = +5V \pm 5\%$ ) | Parameter | Symbol | Min | Тур | Max | Units | |-----------------------------------------------------------------|-----------------|-----|-----|-----------------|-------| | Supply Current | I <sub>DD</sub> | | 60 | 150 | mA | | Input Leakage Current,<br>V <sub>I</sub> = 0 to V <sub>DD</sub> | I <sub>IL</sub> | -10 | | 10 | μΑ | | H Input Voltage | V <sub>IH</sub> | 2.0 | | V <sub>DD</sub> | V | | L Input Voltage | V <sub>IL</sub> | 0 | | 0.8 | V | | H Output Voltage $(I_O = -0.2 \text{ mA})$ | V <sub>OH</sub> | 2.4 | | | V | | L Output Voltage<br>(I <sub>O</sub> = 2.0 mA) | V <sub>OL</sub> | | | 0.4 | ٧ | | Tristate Output Leakage V <sub>O</sub> = 0 to V <sub>DD</sub> | loL | -10 | | 10 | μΑ | ## Capacitance $(T_A = +25^{\circ}C; V_{CC} = GND = 0V)$ | | | | Limits | | | | |--------------------------|------------------|------------------------------------|--------|-----|-----|-------| | Parameter | Symbol | Conditions | Min | Тур | Max | Units | | Input Capacitance | C <sub>IN</sub> | f <sub>c</sub> = 1 MHz | | 5 | 10 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | | | 10 | 20 | pF | | Output Capacitance | C <sub>OUT</sub> | Unmeasured Pins<br>Returned to GND | | 8 | 15 | pF | ## **AC Testing** Inputs are driven at 2.4V for a logic "1" and at 0.4V for a logic "0". Timing measurements are made at 2.0V for a logic "1" and at 0.8V for a logic "0". ## **Ordering Information** | Туре | Package | | | |----------|---------|--|--| | PEB 2040 | DIC 40 | | |