## Programmable logic arrays

## DESCRIPTION

The PLS100 (3-State) and PLS101 (Open Collector) are bipolar, fuse Programmable Logic Arrays (PLAs). Each device utilizes the standard AND/OR/Invert architecture to directly implement custom sum of product equations.

Each device consists of 16 dedicated inputs and 8 dedicated outputs. Each output is capable of being actively controlled by any or all of the 48 product terms. The True, Complement, or Don't Care condition of each of the 16 inputs and be ANDed together to comprise one P-term. All 48 P-terms can be selectively ORed to each output.
The PLS100 and PLS101 are fully TTL compatible, and chip enable control for expansion of input variables and output inhibit. They feature either Open Collector or 3-State outputs for ease of expansion of product terms and application in bus-organized systems.
Order codes are listed in the Ordering Information Table.

## FEATURES

- Field-programmable (Ni-Cr link)
- Input variables: 16
- Output functions: 8
- Product terms: 48
- I/O propagation delay: 50ns (max.)
- Power dissipation: 600mW (typ.)
- Input loading: -100 A ( (max.)
- Chip Enable input
- Output option:
- PLS100: 3-State
- PLS101: Open-Collector
- Output disable function:
- 3-State: Hi-Z
- Open-Collector: High


## APPLICATIONS

- CRT display systems
- Code conversion
- Peripheral controllers
- Function generators
- Look-up and decision tables
- Microprogramming
- Address mapping
- Character generators
- Data security encoders
- Fault detectors
- Frequency synthesizers
- 16 -bit to 8 -bit bus interface
- Random logic replacement


## PIN CONFIGURATIONS



ORDERING INFORMATION

| DESCRIPTION | 3-STATE | OPEN COLLECTOR | DRAWING NUMBER |
| :--- | :---: | :---: | :---: |
| 28-Pin Plastic Dual In-Line 600mil-wide | PLS100N | PLS101N | 0413 D |
| 28-Pin Plastic Leaded Chip Carrier | PLS100A | PLS101A | 0401 F |

Programmable logic arrays $(16 \times 48 \times 8)$

LOGIC DIAGRAM


## Programmable logic arrays

$$
(16 \times 48 \times 8)
$$

## FUNCTIONAL DIAGRAM



ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

| SYMBOL | PARAMETER | RATINGS | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | +7.0 | $\mathrm{~V}_{\mathrm{DC}}$ |
| $\mathrm{V}_{\mathrm{IN}}$ | Input voltage | +5.5 | $\mathrm{~V}_{\mathrm{DC}}$ |
| $\mathrm{V}_{\mathrm{O}}$ | Output voltage | +5.5 | $\mathrm{~V}_{\mathrm{DC}}$ |
| $\mathrm{I}_{\mathrm{I}}$ | Input current | $\pm 30$ | mA |
| $\mathrm{I}_{\mathrm{OUT}}$ | Output current | +100 | mA |
| $\mathrm{~T}_{\text {amb }}$ | Operating temperature range | 0 to +75 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {stg }}$ | Storage temperature range | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |

## NOTE:

1. Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other conditions above those indicated in the operational and programming specification of the device is not implied.

THERMAL RATINGS

| TEMPERATURE |  |
| :--- | ---: |
| Maximum junction | $150^{\circ} \mathrm{C}$ |
| Maximum ambient | $75^{\circ} \mathrm{C}$ |
| Allowable thermal rise <br> ambient to junction | $75^{\circ} \mathrm{C}$ |

The PLS100 device is also processed to military requirements for operation over the military temperature range. For specifications and ordering information consult the Philips Semiconductors Military Data Handbook.

## Programmable logic arrays

$$
(16 \times 48 \times 8)
$$

## DC ELECTRICAL CHARACTERISTICS

$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{amb}} \leq+75^{\circ} \mathrm{C}, 4.75 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V}$

| SYMBOL | PARAMETER | TEST CONDITIONS | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP ${ }^{1}$ | MAX |  |
| Input voltage ${ }^{2}$ |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | High | $V_{C C}=\mathrm{MAX}$ | 2.0 |  |  | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low | $V_{\text {CC }}=\mathrm{MIN}$ |  |  | 0.8 | V |
| $\mathrm{V}_{\text {IC }}$ | Clamp ${ }^{3}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}, \mathrm{I}_{\mathrm{IN}}=-12 \mathrm{~mA}$ |  | -0.8 | -1.2 | V |
| Output voltage ${ }^{2}$ |  |  |  |  |  |  |
|  |  | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MIN}$ |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | High (PLS100) ${ }^{4}$ | $\mathrm{l}_{\mathrm{OH}}=-2 \mathrm{~mA}$ | 2.4 |  |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Low ${ }^{5}$ | $\mathrm{l} \mathrm{OL}=9.6 \mathrm{~mA}$ |  | 0.35 | 0.45 | V |
| Input current |  |  |  |  |  |  |
| $\mathrm{IIH}^{\text {H }}$ | High | $\mathrm{V}_{\mathrm{IN}}=5.5 \mathrm{~V}$ |  | <1 | 25 | $\mu \mathrm{A}$ |
| ILL | Low | $\mathrm{V}_{\text {IN }}=0.45 \mathrm{~V}$ |  | -10 | -100 | $\mu \mathrm{A}$ |
| Output current |  |  |  |  |  |  |
| $\mathrm{l}_{\text {O(OFF) }}$ | Hi-Z state (PLS100) | $\overline{C E}=$ High, $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ |  |  |  |  |
|  |  | $\mathrm{V}_{\text {OUT }}=5.5 \mathrm{~V}$ |  | 1 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT }}=0.45 \mathrm{~V}$ |  | -1 | -40 | $\mu \mathrm{A}$ |
| los | Short circuit (PLS100) ${ }^{3,6}$ | $\overline{\mathrm{CE}}=$ Low, $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -15 |  | -70 | mA |
| Icc | $\mathrm{V}_{\text {CC }}$ supply current ${ }^{7}$ | $\mathrm{V}_{\mathrm{CC}}=\mathrm{MAX}$ |  | 120 | 170 | mA |
| Capacitance |  |  |  |  |  |  |
|  |  | $\overline{\mathrm{CE}}=\mathrm{High}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ |  |  |  |  |
| $\mathrm{C}_{\text {IN }}$ | Input | $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V}$ |  | 8 |  | pF |
|  | Output |  |  | 17 |  | pF |

## NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$.
2. All voltage values are with respect to network ground terminal.
3. Test one pin at a time.
4. Measured with $\mathrm{V}_{\mathrm{IL}}$ applied to $\overline{\mathrm{CE}}$ and a logic high stored.
5. Measured with a programmed logic condition for which the output test is at a low logic level. Output sink current is applied through a resistor to $V_{\mathrm{Cc}}$.
6. Duration of short circuit should not exceed 1 second.
7. $\mathrm{I}_{\mathrm{CC}}$ is measured with the Chip Enable input grounded, all other inputs at 4.5 V and the outputs open.

## Programmable logic arrays

$$
(16 \times 48 \times 8)
$$

## AC ELECTRICAL CHARACTERISTICS

$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{amb}} \leq+75^{\circ} \mathrm{C}, 4.75 \leq \mathrm{V}_{\mathrm{CC}} \leq 5.25 \mathrm{~V}, \mathrm{R}_{1}=470 \Omega, \mathrm{R}_{2}=1 \mathrm{k} \Omega$

|  | PARAMETER | TO | FROM | LIMITS |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL |  |  |  | MIN | TYP ${ }^{1}$ | MAX |  |
| Propagation delay ${ }^{2}$ |  |  |  |  |  |  |  |
| $\mathrm{t}_{\text {PD }}$ | Input | Output | Input |  | 35 | 50 | ns |
| $\mathrm{t}_{\mathrm{CE}}$ | Chip Enable ${ }^{3}$ | Output | Chip Enable |  | 15 | 30 | ns |
| Disable time |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CD}}$ | Chip Disable ${ }^{3}$ | Output | Chip Enable |  | 15 | 30 | ns |

## NOTES:

1. All typical values are at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} . \mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$.
2. All propagation delays are measured and specified under worst case conditions.
3. For 3-State output; output enable times are tested with $C_{L}=30 \mathrm{pF}$ to the 1.5 V level, and $\mathrm{S}_{1}$ is open for high-impedance to High tests and closed for high-impedance to Low tests. Output disable times are tested with $C_{L}=5 p F$. High-to-High impedance tests are made to an output voltage of $\mathrm{V}_{\mathrm{T}}=\left(\mathrm{V}_{\mathrm{OH}}-0.5 \mathrm{~V}\right)$ with $\mathrm{S}_{1}$ open, and Low-to-High impedance tests are made to the $\mathrm{V}_{\mathrm{T}}=\left(\mathrm{V}_{\mathrm{OL}}+0.5 \mathrm{~V}\right)$ level with $\mathrm{S}_{1}$ closed.

## VOLTAGE WAVEFORMS

| MEASUREMENTS: <br> All circuit delays are measured at the +1.5 V level of inputs and outputs, unless otherwise specified. <br> Input Pulses |
| :---: |
|  |  |
|  |  |

## TIMING DEFINITIONS

| SYMBOL | PARAMETER |
| :--- | :--- |
| $\mathrm{t}_{\text {CE }}$ | Delay between beginning of <br> Chip Enable Low (with Input <br> valid) and when Data Output <br> becomes valid. |
| $\mathrm{t}_{\mathrm{CD}}$ | Delay between when Chip <br> Enable becomes High and <br> Data Output is in off state <br> (Hi-Z or High). |
| $\mathrm{t}_{\text {PD }}$ | Delay between beginning of <br> valid Input (with Chip Enable <br> Low) and when Data Output <br> becomes valid. |

## TEST LOAD CIRCUIT



## TIMING DIAGRAM



Programmable logic arrays

$$
(16 \times 48 \times 8)
$$

## LOGIC PROGRAMMING

PLS100/PLS101 is fully supported by industry standard (JEDEC compatible) PLD CAD tools, including Philips Semiconductors' SNAP, Data I/O Corporation's ABELTM and Logical Devices Inc.'s CUPL' ${ }^{\text {T }}$ design software packages.
All packages allow Boolean and state equation entry formats. SNAP, ABEL and CUPL also accept, as input, schematic capture format.

PLS100/PLS101 logic designs can also be generated using the program table entry format detailed on the following pages. This program table entry format is supported by the Philips Semiconductors' SNAP PLD design software package.

To implement the desired logic functions, the state of each logic variable from logic equations (I, B, O, P, etc.) is assigned a symbol. The sumbols for TRUE,

COMPLEMENT, INACTIVE, PRESET, etc., are defined below.

## PROGRAMMING AND SOFTWARE SUPPORT

Refer to Section 9 (Development Software) and Section 10 (Third-party Programmer/ Software Support) of this dat handbook for additional informational.

## OUTPUT POLARITY - (F)


"AND" ARRAY - (I)

|  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| STATE | CODE | STATE | CODE | STATE | CODE | STATE | CODE |
| INACTIVE ${ }^{1,2}$ | 0 | 1 | H | 1 | L | DON'T CARE | - |

"OR" ARRAY - (F)

| P |  | P |  |
| :---: | :---: | :---: | :---: |
| P ${ }_{\text {Status }}$ <br> Active $^{1}$ | CODE | Pr STATUS InACTIVE | CODE |

NOTES:

1. This is the initial unprogrammed state of all links. It is normally associated with all unused (inactive) AND gates $P_{n}$.
2. Any gate $P_{n}$ will be unconditionally inhibited if any one of its (I) link pairs is left intact.

## VIRGIN STATE

The PLS100/101 virgin devices are factory shipped in an unprogrammed state, with all fuses intact, such that:

1. All $P_{n}$ terms are disabled (inactive) in the AND array.
2. All $P_{n}$ terms are active in the OR array.
3. All outputs are Active-High.

ABEL is a trademark of Data I/O Corp.
CUPL is a trademark of Logical Devices, Inc.

Programmable logic arrays $(16 \times 48 \times 8)$

PROGRAM TABLE


## Programmable logic arrays

SNAP RESOURCE SUMMARY DESIGNATIONS


